01630665666

ice@aiub.edu

RTL Design, Verification, Synthesis and PnR for Digital VLSI Design

banner

RTL Design, Verification, Synthesis and PnR for Digital VLSI Design

Vendor:

This course provides a comprehensive understanding of the front-end and back-end flow of digital VLSI design, from Register-Transfer Level (RTL) coding to physical implementation (Place & Route). It is intended for students, researchers, and professionals aiming to gain practical and theoretical knowledge in the entire ASIC/FPGA design cycle.


By the end of this course, learners will be able to:

  1. Write efficient RTL code using Verilog/SystemVerilog/VHDL.

  2. Perform functional verification using testbenches and simulation tools.

  3. Apply synthesis techniques and understand timing constraints (SDC).

  4. Execute static timing analysis and power analysis.

  5. Understand the complete PnR flow: floorplanning → placement → CTS → routing → optimization.

  6. Gain exposure to industry-standard EDA tools used in VLSI design.